mirror of
https://github.com/sxpert/hp-saturn
synced 2024-11-16 19:50:19 +01:00
Mirror of https://github.com/sxpert/hp-saturn
alu | ||
opcodes | ||
.gitignore | ||
bus_commands.v | ||
compile | ||
dbg_const.v | ||
dbg_module.v | ||
decstates.v | ||
def-alu.v | ||
def-fields.v | ||
empty_lfe5u-85f.config | ||
gen_rom_hex.py | ||
gxrom-r-decompile | ||
hp48_00_bus.v | ||
hp48_01_io_ram.v | ||
hp48_02_sys_ram.v | ||
hp48_06_rom.v | ||
ico | ||
icoboard.pcf | ||
Makefile | ||
old_bus_controller.v | ||
old_intruction_decoder.v | ||
old_regs.v | ||
README | ||
rom-gx-r.hex | ||
run | ||
saturn-alu.v | ||
saturn-core.ESP5.ys | ||
saturn-core.v | ||
saturn-decoder.v | ||
saturn_core.ICE40.ys | ||
testrom.hex | ||
text.vcd | ||
ulx3s_v20.lpf |
Verilog implementation of the HP saturn processor licence: GPLv3 or later timings: ___________ reset: |____________________________________________________ ____ ____ ____ ____ ____ ____ clk : ____| |____| |____| |____| |____| |____| |____ _________ _________ _________ _________ _________ counter: ______________/____0____X____1____X____2____X____3____X____0____ _________ _________ phase_0: ______________| |_____________________________| _________ phase_1: ________________________| |_____________________________ _________ phase_2: __________________________________| |___________________ _________ phase_3: ____________________________________________| |_________